codong RegisterSlot with reg and slot
This commit is contained in:
parent
64d860b2bf
commit
4643be0ae6
@ -16,6 +16,8 @@ module Risc
|
|||||||
# Produce a RegToSlot instruction.
|
# Produce a RegToSlot instruction.
|
||||||
# From and to are registers
|
# From and to are registers
|
||||||
# index may be a Symbol in which case is resolves with resolve_index.
|
# index may be a Symbol in which case is resolves with resolve_index.
|
||||||
|
#
|
||||||
|
# The slot is ultimately a memory location, so no new register is created
|
||||||
def self.reg_to_slot( source , from , to , index )
|
def self.reg_to_slot( source , from , to , index )
|
||||||
raise "Not register #{to}" unless RegisterValue.look_like_reg(to)
|
raise "Not register #{to}" unless RegisterValue.look_like_reg(to)
|
||||||
index = to.resolve_index(index) if index.is_a?(Symbol)
|
index = to.resolve_index(index) if index.is_a?(Symbol)
|
||||||
|
@ -14,8 +14,9 @@ module Risc
|
|||||||
end
|
end
|
||||||
|
|
||||||
# Produce a SlotToReg instruction.
|
# Produce a SlotToReg instruction.
|
||||||
# Array and to are registers
|
# Array is a register
|
||||||
# index may be a Symbol in which case is resolves with resolve_index.
|
# index may be a Symbol in which case is resolves with resolve_index.
|
||||||
|
# a new regsister will be created as the result, ie the reg part for slot_to_reg
|
||||||
def self.slot_to_reg( source , array , index )
|
def self.slot_to_reg( source , array , index )
|
||||||
raise "Register #{array}" if RegisterValue.look_like_reg(array.symbol)
|
raise "Register #{array}" if RegisterValue.look_like_reg(array.symbol)
|
||||||
index = array.resolve_index(index) if index.is_a?(Symbol)
|
index = array.resolve_index(index) if index.is_a?(Symbol)
|
||||||
|
@ -23,10 +23,36 @@ module Risc
|
|||||||
# fullfil the objects purpose by creating a RegToSlot instruction from
|
# fullfil the objects purpose by creating a RegToSlot instruction from
|
||||||
# itself (the slot) and the register given
|
# itself (the slot) and the register given
|
||||||
def <<( reg )
|
def <<( reg )
|
||||||
raise "not reg #{reg}" unless reg.is_a?(RegisterValue)
|
case reg
|
||||||
reg_to_slot = Risc.reg_to_slot("#{reg.class_name} -> #{register.class_name}[#{index}]" , reg , register, index)
|
when RegisterValue
|
||||||
|
puts reg.symbol
|
||||||
|
to_mem("#{reg.class_name} -> #{register.class_name}[#{index}]" , reg)
|
||||||
|
when RegisterSlot
|
||||||
|
puts reg.register.symbol
|
||||||
|
reg = to_reg("reduce #{@register.symbol}[@index]")
|
||||||
|
to_mem("#{reg.class_name} -> #{register.class_name}[#{index}]" , reg)
|
||||||
|
else
|
||||||
|
raise "not reg value or slot #{reg}"
|
||||||
|
end
|
||||||
|
end
|
||||||
|
|
||||||
|
# push the given register into the slot that self represents
|
||||||
|
# ie create a slot_to_reg instruction and add to the compiler
|
||||||
|
# the register represents and "array", and the content of the
|
||||||
|
# given register from, is pushed to the memory at register[index]
|
||||||
|
def to_mem(source , from )
|
||||||
|
reg_to_slot = Risc.reg_to_slot(source , from , register, index)
|
||||||
compiler.add_code(reg_to_slot) if compiler
|
compiler.add_code(reg_to_slot) if compiler
|
||||||
reg_to_slot
|
reg_to_slot.register
|
||||||
|
end
|
||||||
|
|
||||||
|
# load the conntent of the slot that self descibes into a a new register.
|
||||||
|
# the regsiter is created, and the slot_to_reg instruction added to the
|
||||||
|
# compiler. the return is a bit like @register[@index]
|
||||||
|
def to_reg(source )
|
||||||
|
slot_to_reg = Risc.slot_to_reg(source , register, index)
|
||||||
|
compiler.add_code(slot_to_reg) if compiler
|
||||||
|
slot_to_reg.register
|
||||||
end
|
end
|
||||||
|
|
||||||
# similar to above (<< which produces reg_to_slot), this produces reg_to_byte
|
# similar to above (<< which produces reg_to_slot), this produces reg_to_byte
|
||||||
|
@ -144,6 +144,7 @@ module Risc
|
|||||||
when RegisterValue
|
when RegisterValue
|
||||||
ins = Risc.transfer("#{right.type} to #{self.type}" , right , self)
|
ins = Risc.transfer("#{right.type} to #{self.type}" , right , self)
|
||||||
when RegisterSlot
|
when RegisterSlot
|
||||||
|
raise "logic error, after creating the reg, need to transfer"
|
||||||
ins = Risc::SlotToReg.new("#{right.register.type}[#{right.index}] -> #{self.type}" , right.register , right.index , self)
|
ins = Risc::SlotToReg.new("#{right.register.type}[#{right.index}] -> #{self.type}" , right.register , right.index , self)
|
||||||
else
|
else
|
||||||
raise "not implemented for #{right.class}:#{right}"
|
raise "not implemented for #{right.class}:#{right}"
|
||||||
|
@ -1,71 +1,53 @@
|
|||||||
require_relative "../helper"
|
require_relative "../helper"
|
||||||
|
|
||||||
module Risc
|
module Risc
|
||||||
class TestRegisterSlot < MiniTest::Test
|
class TestRegisterSlot1 < MiniTest::Test
|
||||||
def setup
|
def setup
|
||||||
Parfait.boot!(Parfait.default_test_options)
|
Parfait.boot!(Parfait.default_test_options)
|
||||||
@r0 = RegisterValue.new(:message , :Message)
|
@compiler = Risc.test_compiler
|
||||||
@r1 = RegisterValue.new(:id_1234 , :Space)
|
@r0 = RegisterValue.new(:message , :Message).set_compiler(@compiler)
|
||||||
@r2 = RegisterValue.new(:id_1256 , :Factory)
|
|
||||||
end
|
end
|
||||||
def test_class_name_type
|
def test_reg_to_slot_reg
|
||||||
assert_equal :Message , @r0.class_name
|
reg = @r0[:next_message] << @r0
|
||||||
|
assert_equal RegisterValue , reg.class
|
||||||
|
assert_equal :message , reg.symbol
|
||||||
|
assert_equal "Message_Type" , reg.type.name
|
||||||
end
|
end
|
||||||
def test_class_name_fix
|
def test_reg_to_slot_inst
|
||||||
assert_equal :Integer , RegisterValue.new(:id_234 , :Integer).class_name
|
@r0[:next_message] << @r0
|
||||||
|
assert_equal RegToSlot , @compiler.current.class
|
||||||
|
assert_equal @r0 , @compiler.current.register
|
||||||
|
assert_equal 1 , @compiler.current.index
|
||||||
|
assert_equal :message , @compiler.current.array.symbol
|
||||||
end
|
end
|
||||||
def test_r0
|
|
||||||
assert_equal :message , @r0.symbol
|
|
||||||
end
|
end
|
||||||
def test_load_label
|
class TestRegisterSlot2 < MiniTest::Test
|
||||||
label = Risc::Label.new("HI","ho" , FakeAddress.new(0))
|
def setup
|
||||||
move = @r1 << label
|
Parfait.boot!(Parfait.default_test_options)
|
||||||
assert_equal LoadConstant , move.class
|
@compiler = Risc.test_compiler
|
||||||
|
@r0 = RegisterValue.new(:message , :Message).set_compiler(@compiler)
|
||||||
end
|
end
|
||||||
def test_transfer
|
def test_reg_to_slot_reg
|
||||||
transfer = @r0 << @r1
|
reg = @r0[:next_message] << @r0[:next_message]
|
||||||
assert_equal Transfer , transfer.class
|
assert_equal RegisterValue , reg.class
|
||||||
|
assert_equal :"message.message" , reg.symbol
|
||||||
|
assert_equal "Message_Type" , reg.type.name
|
||||||
end
|
end
|
||||||
def test_index_op
|
def test_reg_to_slot_inst1
|
||||||
message = @r0[:next_message]
|
@r0[:next_message] << @r0[:next_message]
|
||||||
assert_equal RegisterSlot , message.class
|
inst = @compiler.risc_instructions.next
|
||||||
assert_equal :next_message , message.index
|
assert_equal SlotToReg , inst.class
|
||||||
assert_equal @r0 , message.register
|
assert_equal :"message.message" , inst.register.symbol
|
||||||
|
assert_equal 1 , inst.index
|
||||||
|
assert_equal :message , inst.array.symbol
|
||||||
end
|
end
|
||||||
def test_operator
|
def test_reg_to_slot_inst2
|
||||||
ret = @r0.op :<< , @r1
|
@r0[:next_message] << @r0[:next_message]
|
||||||
assert_equal OperatorInstruction , ret.class
|
inst = @compiler.current
|
||||||
assert_equal @r0 , ret.left
|
assert_equal RegToSlot , inst.class
|
||||||
assert_equal @r1 , ret.right
|
assert_equal :"message.message" , inst.register.symbol
|
||||||
assert_equal :<< , ret.operator
|
assert_equal 1 , inst.index
|
||||||
end
|
assert_equal :message , inst.array.symbol
|
||||||
def test_byte_to_reg
|
|
||||||
instr = @r0 <= @r1[1]
|
|
||||||
assert_equal ByteToReg , instr.class
|
|
||||||
assert_equal @r1 , instr.array
|
|
||||||
assert_equal @r0 , instr.register
|
|
||||||
assert_equal 1 , instr.index
|
|
||||||
end
|
|
||||||
def est_slot_to_reg
|
|
||||||
instr = @r0 << @r2[:next_object]
|
|
||||||
assert_equal SlotToReg , instr.class
|
|
||||||
assert_equal @r0 , instr.register
|
|
||||||
assert_equal 2 , instr.index
|
|
||||||
assert_equal @r1 , instr.array
|
|
||||||
end
|
|
||||||
def test_reg_to_byte
|
|
||||||
instr = @r1[1] <= @r0
|
|
||||||
assert_equal RegToByte , instr.class
|
|
||||||
assert_equal @r1 , instr.array
|
|
||||||
assert_equal @r0 , instr.register
|
|
||||||
assert_equal 1 , instr.index
|
|
||||||
end
|
|
||||||
def est_reg_to_slot
|
|
||||||
instr = @r2[:next_object] << @r0
|
|
||||||
assert_equal RegToSlot , instr.class
|
|
||||||
assert_equal @r0 , instr.register
|
|
||||||
assert_equal 2 , instr.index
|
|
||||||
assert_equal @r1 , instr.array
|
|
||||||
end
|
end
|
||||||
end
|
end
|
||||||
end
|
end
|
||||||
|
@ -78,12 +78,5 @@ module Risc
|
|||||||
assert_equal @r0 , instr.register
|
assert_equal @r0 , instr.register
|
||||||
assert_equal 1 , instr.index
|
assert_equal 1 , instr.index
|
||||||
end
|
end
|
||||||
def est_reg_to_slot
|
|
||||||
instr = @r2[:next_object] << @r0
|
|
||||||
assert_equal RegToSlot , instr.class
|
|
||||||
assert_equal @r0 , instr.register
|
|
||||||
assert_equal 2 , instr.index
|
|
||||||
assert_equal @r1 , instr.array
|
|
||||||
end
|
|
||||||
end
|
end
|
||||||
end
|
end
|
||||||
|
Loading…
Reference in New Issue
Block a user